搜索结果: 1-15 共查到“知识库 VLSI”相关记录75条 . 查询时间(0.104 秒)
Configuration of VLSI Arrays in the Presence of Defects
Circuit area fault tolerance percolation theory probabilistic analysis queuing processes systolic arrays
2015/8/14
The penalties for configuring VLSI arrays for yield enhancement are assessed. Each dement of the fabricated array is assumed to be defective with independent probability p. A fixed fractmn R of the el...
Configuration of VLSI Arrays in the Presence of Defects
Circuit area fault tolerance percolation theory probabilistic analysis queuing processes systolic arrays wafer-scale integration wire length
2015/8/12
The penalties for configuring VLSI arrays for yield enhancement are assessed. Each dement of the fabricated array is assumed to be defective with independent probability p. A fixed fractmn R of the el...
On Detection, Analysis and Characterization of Transient and Parametric Failures in Nano-scale CMOS VLSI
Automatic Test Pattern Generation Crosstalk Design-for-Testability Integrated Circuit Intermittent Failure Soft Error
2014/11/7
As we move deep into nanometer regime of CMOS VLSI (45nm node and below), the device noise margin gets sharply eroded because of continuous lowering of device threshold voltage together with ever incr...
Hardware Oriented Algorithm Analysis and Modification for High Definition AVS Video Encoder VLSI Implementation
Hardware Oriented Algorithm Analysis Modification High Definition AVS Video Encoder
2010/12/21
In AVS video coding standard, some algorithms consume huge computation with relatively little coding performance contribution, and some algorithms create data dependencies that are harmful for efficie...
Hardware Oriented Algorithm Analysis and Modification for High Definition AVS Video Encoder VLSI Implementation
Hardware Oriented Algorithm Analysis Modification High Definition AVS Video Encoder
2010/12/21
In AVS video coding standard, some algorithms consume huge computation with relatively little coding performance contribution, and some algorithms create data dependencies that are harmful for efficie...
Efficient Macroblock Pipeline Structure in High Definition AVS Video Encoder VLSI Architecture
Efficient Macroblock Pipeline Structure AVS Video Encoder VLSI Architecture
2010/12/21
In traditional four-stage pipeline structures for H.264 video encoder hardware implementation, rate distortion optimization (RDO) based mode decision was turned off, and
dual-port or ping-pang on-chi...
High Throughput VLSI Architecture for Multiresolution Motion Estimation in High Definition AVS Video Encoder
VLSI Architecture Multiresolution Motion Estimation Video Encoder
2010/12/21
This paper proposes a hardware friendly multiresolution motion estimation algorithm and VLSI architecture for high definition MPEG-like video encoder hardware implementation. By parallel searching and...
一类易于VLSI实现的对称双正交小波设计方法研究
对称双正交小波 格形结构 双正交滤波器组 线性相位
2010/4/12
该文提出了一类对称双正交小波的设计方法。该类双正交小波的小波滤波器组具有格形结构,实现该小波变换的分析滤波器组和综合滤波器组满足双正交条件和正则性条件,且设计的各滤波器均为实数二进制系数,因而该小波变换易于高速VLSI实现。文中的理论推导和设计实例,均验证了该设计方法的有效性。
基于多水平方法,设计并实现了一种VLSI剖分系统(Multilevel-based VLSI Partitioner,MVP)。介绍了MVP系统的结构框图、处理流程及模块功能。MVP系统的多水平剖分程序引入图核到粗化阶段,谱图论到初始剖分阶段,群智能到投影优化阶段,得到了无向赋权图更优的剖分。MVP系统特点体现在VLSI线网到无向赋权图的转换,避免了剖分算法直接在VLSI线网上进行剖分,提高了VL...
VLSI-cell placement technique for Architecture of Field Programmable Gate Array (FPGA) design
Field Programmable Gate Array (FPGA) Space Vector Pulse Width Modulation (SVPWM) Configurable Logic Blocks (CLBs)
2010/1/11
The Field Programmable Gate Array (FPGA) is an on field programmable device which can be designed for different applications. Various types of software are available for its synthesis. The cell placem...
VLSI平面布图规划中模拟退火算法的加速策略
布图规划 模拟退火 加速
2009/12/10
布局是现代VLSI物理设计中十分关键的步骤,而模拟退火等智能算法在针对宏模块布局的平面布图规划问题中得到广泛应用。针对应用于VLSI平面布图规划的模拟退火算法进行了研究和分析,并针对布图本身特性在退火算法中采用了一种导向性的邻域构造策略来加速算法的收敛,有效地提高了平面布图规划中模拟退火算法的搜索效率。
低I/O带宽高性能运动估计VLSI结构的设计
视频编码 运动估计 超大规模集成电路(VLSI)
2009/10/22
在视频编码的运动估计运算中,全搜索结构最为主流,然而相应传统的全搜索1-D、2-D脉动结构或树形结构在计算的过程中,往往会出现I/O带宽大或计算效率低等问题。针对这些问题,提出一种新的数据流和相应的两维脉动阵列结构,利用相邻当前块搜索域的数据重合,在保证高性能的同时最大程度地减小I/O带宽。结果表明,提出的结构可以在256周期内完成一个宏块41个运动矢量计算,并且只有3个数据输入。
Design of a VLSI Decoder for Partially Structured LDPC Codes
VLSI Decoder Partially Structured LDPC Codes
2009/9/2
The starting point of this work is the development of a new class of partially structured LDPC codes, very well suited for hardware implementation. Specifically these codes are built so that the edges...
抗差分功耗分析和差分故障分析的AES算法VLSI设计与实现
抗差分功耗分析 差分故障分析 AES算法 VLSI设计
2012/4/20
提出了一种抗差分功耗分析和差分故障分析的AES算法硬件设计与实现方案,该设计主要采用了数据屏蔽和二维奇偶校验方法相结合的防御措施。在保证硬件安全性的前提下,采用将128位运算分成4次32位运算、模块复用、优化运算次序等方法降低了硬件实现成本,同时使用3级流水线结构提高了硬件实现的速度和吞吐率。基于以上技术设计的AES IP核不仅具有抗双重旁道攻击的能力,而且拥有合理的硬件成本和运算性能。
素域上椭圆曲线密码IP的高效VLSI实现
素域 超大规模集成电路 Montgomery模乘
2009/7/30
基于素域上的椭圆曲线密码算法,提出一种新型ECC IP的VLSI设计,采用层次化方法,新的点运算策略和改进的Montgomery模乘器,实现了ECC点标量乘、倍点和点加减运算并支持RSA功能。应用NIST推荐的256 bit和521 bit椭圆曲线,每秒分别能运行 120次和18次的点乘运算。设计通过了ASIC综合和FPGA验证。